May 2023 cadence ## The Edge of the Edge: Extracting PCB Latency from Reaction Time #### Cadence MSA/PCB Solution Full Wave 3D Extraction with Clarity Time Domain Simulation / Compliance Verification with SystemSI CTRL IBIS subckt subckt #### Innovations in High Speed Bus Design - Signal integrity is crucial - Advanced equalization enabling major high speed data throughput - Pulse Amplitude Modulation (PAM) signaling allows multiple bits per transmitted symbol "PAM2" @ 16Gbps (GDDR6) -0.3 -1.4 -1.2 -1 -0.8 -0.6 -0.4 -0.2 0 0.2 0.4 0.6 0.8 1 1.2 1.4 112Gbps PAM4 Signaling **Advanced Equalization** ### Packaging Technology for Low Latency - New packaging techniques reduce physical form factor, and associated interconnect delays - Combinations of interposer, advanced package, and printed circuit board (PCB) technology are being rapidly adopted #### **Cadence: HFT Accelerator Partner** # Contact us: hft@cadence.com - ASIC solution: Broadly adopted in high-speed comms and mission-critical applications - High-performance IP: Proven in leading comms systems - Tensilica® IP: Proven processor technology used in autonomous drive and other high-reliability apps - Verification solution: Apply objective analysis to improve FPGA and prepare for ASIC - High-speed PCB: Integrated Multiphysics Systems Analysis (SI/PI/Thermal) - Services: Expert RTL to GDS design services # cādence © 2023 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo, and the other Cadence marks found at <a href="https://www.cadence.com/go/trademarks">https://www.cadence.com/go/trademarks</a> are trademarks or registered trademarks or registered trademarks or farm Limited (or its subsidiaries) in the US and/or elsewhere. All MIPI specifications are registered trademarks or registered trademarks or service marks owned by MIPI Alliance. All PCI-SIG specifications are registered trademarks or trademarks are the property of their respective owners.